## **Exam1** — **ECE 438**

## April 20<sup>th</sup>, 2020

| Name: |  |  |  |  |
|-------|--|--|--|--|
|       |  |  |  |  |
|       |  |  |  |  |
|       |  |  |  |  |

- This is a open-book, open-note exam.
- You *must* work on this exam by yourself!
- Calculators are permitted, but no communication devices of any kind are allowed.
- Each question is marked with its number of points.
- Show your answers in the space provided for them. Write neatly and be well organized.
- Show your work if you want to get credit!

## Good luck!

| Problem | Maximum | Score |
|---------|---------|-------|
| 1       | 10      |       |
| 2       | 25      |       |
| 3       | 15      |       |
| 4       | 20      |       |
| 5       | 15      |       |
| 6       | 15      |       |
| Total   | 100     |       |

- 1. (10 points) Consider three different processors P1, P2, and P3 executing the same instruction set. P1 has a 3.0 GHz clock rate with a CPI of 1.5. P2 has a 2.8 GHz clock rate with a CPI of 1.2. P3 has a 1.6 GHz clock rate with a CPI of 0.8.
  - (a) Which processor has the highest clock rate? Calculate the clock period of each processor.

(b) Calculate the Million Instruction Per Second (MIPS) of each processor. Which one has the

highest MIPS rating?

$$P_{2}$$
 has  $P_{1}$  MTPS =  $\frac{3.0 \cdot 10^{9} \text{ cd/s}}{1.5 \text{ cd/instr}} \cdot \frac{1}{106} = 2.0 \cdot 10^{3} \text{MTPS}$ 

the highest  $P_{2}$  MTPS =  $\frac{2.8 \cdot 10^{9} \text{ cd/s}}{1.2 \text{ cc/instr}} \cdot \frac{1}{106} = 2.33 \cdot 10^{3} \text{MTPS}$ 

rating  $P_{3}$  MTPS =  $\frac{1.1 \cdot 10^{9} \text{ cd/s}}{0.8 \text{ cc/instr}} \cdot \frac{1}{106} = 2.0 \cdot 10^{3} \text{MTPS}$ 

(c) The same benchmark is compiled for each of the processors such that P3 executes 18 million instructions to completion (i.e. has a dynamic instruction count of 20 million instructions), while P1 and P2 have a dynamic instruction count of 22.0 million instructions. Calculate the execution T

P1 and P2 have a dynamic instruction count of 22.0 million instructions. Calculate the execution 
$$T$$
 will time of each processor? Which processor is fastest?

P1 texecute =  $22 \cdot 10^{\frac{1}{6}} \frac{1}{10^{\frac{1}{6}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}{6}}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}} \frac{1}{10^{\frac{1}6}}} \frac{1}{10^{\frac{1}6}}}$ 

(d) Assuming the reference machine takes 83 milliseconds to execute the given benchmark, calculate the speedup of each processor compared to the reference machine.

This is essentially asking us to calculate a spect ratio of the benchmark was spect. Speed up of 
$$P_1 = \frac{83ms}{11ms} = 7.55x$$

speed up of  $P_2 = \frac{83ms}{9.44ms} = 8.79x$ 

speed up of  $P_3 = \frac{83ms}{9.44ms} = 8.3x$ 

- 2. (25 points) Imagine you designed a small embedded processor and synthesized it for a 45nm process technology node with a target clock rate of 800MHz. During power analysis, you found that at the target clock rate with a supply voltage of 0.9V, this processor draws 1.4W of dynamic power and 0.1W of static power. Consider the following power and energy trade-offs:
  - (a) Assuming a cryptographic operation takes 0.5 seconds to complete on your processor, what is the energy per cryptographic operation at the target clock rate?

$$P_{total} = 1.7W + 0.1W = 1.5W$$
  
Energy per op =  $1.5W \times 0.5S = 0.75J/gp$ 

(b) For certain applications, your processor performs cryptographic operations 4x faster than necessary. If you were to slow the clock down to 200MHz without adjusting the voltage, what would be the overall power draw? What would be the energy per cryptographic operation?

Paramic = 1.4W x 
$$\frac{200\text{MHz}}{900\text{MHz}} = 0.35\text{W}$$
  
Ptotal = 0.35 w+ 0.1 w =  $0.45\text{W}$   
Every per op =  $0.45\text{W} \times 0.5\text{s} \times 4 = 0.9\text{Vops}$ 

(c) Assuming you could safely drop the voltage to 0.6V when operating at a 200MHz clock, recalculate the power draw and energy per cryptographic operation. Assume the leakage *current* remains the same.

$$P_{dynamic} = 1.4u * \left(\frac{200 \text{ MHz}}{900 \text{ MHz}}\right) * \left(\frac{0.6v}{0.9v}\right)^{2} = 0.155w$$
 $P_{static} = 0.1w * \left(\frac{0.6v}{0.9v}\right) = 0.0667w$ 
 $P_{total} = 0.223w * 0.55 * 4 = 0.445J/gp$ 
 $E_{nergy} per op = 0.223w * 0.55 * 4 = 0.445J/gp$ 

- (d) The above questions looked at how the power and energy can be changed by varying the clock rate and voltage of a processor. Modern processors change these parameters dynamically, using a technique called Dynamic Voltage Frequency Scaling (DVFS). What are some other techniques for reducing energy? Briefly describe these techniques.
  - Clock goting twos the clock off when logic is not being used, reducing dynamic energy

     Power goting twons off power to unused logic saving both dynamic and static energy

     hardware acceleration maps computationally intense routines into more efficient hardware
- (e) The technology node that a particular processor is fabricated with can also affect the energy efficiency. Imagine that you resynthesized your processor at a 130nm process technology node with a 1.5V supply voltage. In order to maintain the same transistor count, you set your target clock rate to 200MHz. Assuming the leakage *current* remains the same and that the capacitance of the design approximately scales linearly with the feature size, calculate the dynamic and static power for your processor at the 130nm node. What is the energy per cryptographic operation at the 130nm node and how does this compare to that of the 45nm node?

Paymante = 1.4W × 
$$(\frac{130 \text{ nm}}{45 \text{ nm}})$$
 ×  $(\frac{1.5 \text{ V}}{0.9 \text{ V}})^2$  ×  $(\frac{200 \text{ MHz}}{900 \text{ MHz}})$   
= 2.8/W  
Pstatic = 0.1 W ×  $(\frac{1.5 \text{ V}}{0.9 \text{ V}})$  = 0.1667W  
Ptotal = 2.81W + 0.167W = 2.98W  
Energy per op = 2.98W × 0.55 × 4 = 5.95  $\frac{1}{2}$  y  
Compared to the 45 nm node the 130 nm  
design requires  $\frac{5.95 \text{ J/sp}}{0.75 \text{ J/sp}}$  =  $\frac{2.93 \times \text{ He energy}}{0.75 \text{ J/sp}}$   
Now it gets worse It we compare to the 45 nm  
W DVFS =  $\frac{5.95 \text{ J/sp}}{0.445 \text{ J/sp}}$  =  $\frac{13.37 \times \text{ J/sp}}{0.445 \text{ J/sp}}$ 

3. (15 points) A program that you would like to run on a MIPS based microprocessor has a dynamic instruction count of  $1.0 * 10^6$  and can be divided up as follows:

| Instruction | Rate of Occurence |       |
|-------------|-------------------|-------|
| beq/bne     | 10%               |       |
| j           | 2%                | 18%   |
| jal         | 3%                | 10/6  |
| jr          | 3%                |       |
| addu        | 15%               |       |
| sub         | 6%                | 115/  |
| lui         | 2%                | 42%   |
| sll         | 6%                | , , , |
| slt/slti    | 8%                |       |
| and/andi    | 5%                |       |
| lw          | 22%               |       |
| sw          | 12%               | 40%   |
| lb          | 4%                | 10 /0 |
| sb          | 2%                |       |

(a) Assuming the average CPI for the MIPS machine is 1.6 for loads and stores, 1.2 for control flow instructions, and 1.0 for ALU instructions, what is the overall average CPI for the instruction mix shown above?

$$CPT = 0.18 \times 1.2 \text{ ce/instr} + 0.42 \times 1.0 \text{ ce/instr}$$

$$+ 0.4 \times 1.6 \text{ ce/instr} = 1.276 \text{ ce/instr}$$

(b) Assuming the machine has a clock rate of 1.5GHz, calculate the execution time of this program.

$$tex = \frac{10^6 instr \times 1.276 cylinstr}{1.5 \cdot 10^9 cc/s} = \frac{0.85 lms}{1.5 \cdot 10^9 cc/s}$$

(c) If you design another machine that has a 1.6GHz clock rate with an average CPI of 1.3 for loads and stores, 1.2 for control flow instructions and 0.8 for ALU instructions, how much faster would the new machine be?

$$CPT = 0.18 \times 1.2 cc/instr + 0.42 \times 0.8 cc/instr$$
 $+ 0.40 \times 1.3 cc/instr = 1.072 cc/instr$ 
 $tcx = \frac{10^6 instr \times 1.072 cc/instr}{1.6 \cdot 10^9 cc/s} = 0.67ms$ 
 $Speed up = 0.851 5ms/0.67ms = 1.27x$ 

4. (20 points) Consider the single-cycle datapath shown below with the following component latencies:

| I-mem | Add   | Mux   | ALU   | Reg Read | Reg Write | D-Mem | Sign-Extend | Shift-Left-2 |
|-------|-------|-------|-------|----------|-----------|-------|-------------|--------------|
| 900ps | 700ps | 150ps | 900ps | 400ps    | 300ps     | 1ns   | 100ps       | 75ps         |



(a) What is the maximum achievable clock rate for the datapath above? Ignore the effects of the control unit.

*Hint:* Mark the arrival time of valid data on each of the components in the figure above.

$$f_{\text{max}} = \frac{1}{3800p5} = \frac{1}{3.8ns} = 263Mtbz$$

(b) Consider the pipelined datapath shown below. Ignoring the effects of the control unit and flip-flop delays, what is the maximum achievable clock rate?



(c) Assuming a long running program with no pipeline hazards, what is the instruction throughput of the above pipelined processor? What is the speedup compared to the single-cycle machine?

The throughput would be linsty/c Who hatards, which is same extras stryle exclusively = 952.4 MHz/263 MAZ = 3.62x (d) Briefly describe some nonidealities that erode the performance of pipelining?

Pipe lime hotards such as data, structural, and control hadard increase the CPT.

internal fragmentation of the pipeline stages

reducts clock rate as well as clock steen

and flip-flop delay.

(e) If you were to add a 3-stage pipelined multiplier to your pipelined processor, such that each stage

(e) If you were to add a 3-stage pipelined multiplier to your pipelined processor, such that each stage requires 900ps, calculate the speedup achieved by adding the multiplier assuming the dynamic instruction count is reduced by 72% and the CPI is increased by 11% with the addition of the multiplier.

Because each stage requires 900ps
which is less than 1.15ns, the multiplien
does not affect out clock rate.

Speedup = 1.11

5 peedup = 4.44x

## 5. (15 points) Consider the code below:



(a) Identify the RAW data dependency in the code above.

Jee 050 re

In addition there are true data dependencies

Let week the addit and the 1W & 5W instructions

W(\$\fill\)

(b) Assuming a 5-stage pipelined processor without forwarding or hazard detection, rewrite the code above with nops to ensure correct execution. Also assume register write happens in the beginning of the clock cycle, and read happens at the end.

beginning of the clock cycle, and read happens at the end.

add 
$$$\pm 12$$
,  $$\pm 11$ ,  $$\pm 10$ 
 $$\pm 100$ 
 $$\pm$ 

(c) Assuming a 5-stage pipelined processor with full data forwarding, hazard detection, and support for a single branch delay slot, reorder the code to eliminate as many nops as possible and make use of the branch delay slot.

6. (15 points) For the following problem, assume a 5-stage pipelined processor with a branch delay slot and branch resolution in the Execute stage. Also assume the pipeline has full forwarding and hardware interlocking. Consider the code below: notice the code is amanged lw \$t2 / 0(\$t1) bea \$t1, \$t0, exit #not taken once, then taken to avoid stalk! add (\$t3,) \$t3, \$t2 \$±3, 20 (\$t0) this one has some word lw(\$t2, 0(\$t1) instruction dependencies because of the branch + just but this j loop addi (\$t1,) \$t1, 4 sw \$t3, 20(\$t0) real code a compiler might product scheme is used. Assume the code above has already been arranged to fill the branch delay slots. 1237519 1011121314 1011121314 1011121314(a) Draw the pipeline execution diagram for the above code when an "assume not taken" branching 6e9 \$+1,\$+0, ext FDEMW add \$+3,\$+3,\$+2 FDEMW SW \$43, 20 (\$40) FDEMW /w \$+2,0(\$+1) FBE MW FOFMW j 100/ \$ H, \$H, 4 (b) How many clock cycles are required to execute the code above when an "assume not taken" branching scheme is used? X FOEMW SW \$+3,20(\$+0) (15c2 (c) If the branch resolution was moved to the Decode stage, how many clock cycles would be required? Draw the pipeline execution diagram. 1W \$+2,0(\$+1) F D E M W 9 10 11 12 13 14 15 org \$41, \$40, ext FOEMW add \$13, \$13, \$12 F P F M W sw \$+3, 20(\$+0) /w \$ (2, 0/\$+1) 1/000 addi \$ +1, 9+1, 4 6eg \$11, \$10, exit add \$63, \$43, \$42 1520 5W \$t3, 20 (\$t0)